首頁 師資介紹 系統晶片組 賴永康教授

賴永康教授 - 系統晶片組
電      話
8864-22840688-827
E - Mail
實  驗 室
多媒體晶片設計實驗室611B
最高學歷
國立台灣大學電機工程學 博士
重要經歷
1. 國立中興大學 電機工程學系 副教授
2. 國立中興大學 電機工程學系 助理教授
3. 中央研究院 資訊科學研究所
研究領域
智慧行車安全監控嵌入式系統設計
機器學習
多媒體VLSI設計
信號處理VLSI設計
3D視訊處理VLSI設計
視訊影像壓縮技術
學術服務
1. Associate Editor, IEEE Transactions on Consumer Electronics (SCI)
2. Associate Editor, Journal of Circuits, Systems and Signal Processing (SCI)
3. Lead Guest Editor, VLSI Design Journal
4. Track Chair, 2014 IEEE International Conference on Consumer Electronics
5. Technical Program Chair, Asia/Pacific Region, 2014 IEEE International Conference on Consumer Electronics
6. Technical Program Committee Member, 2013 IEEE International Symposium on Consumer Electronics
7. Technical Program Committee Member, 2013 IEEE Global Conference on Consumer Electronics
8. Technical Program Chair, Asia/Pacific Region, 2013 IEEE International Conference on Consumer Electronics
9. Technical Program Committee Member, 2012 IEEE Global Conference on Consumer Electronics
10. Technical Program Committee Member, 2012 IEEE International Conference on Consumer Electronics
11. Session Chair, 2011 IEEE International Symposium on Consumer Electronics
12. Technical Program Committee Member, 2012 International Symposium on Electronic System Design, Kochi, India
13. Technical Program Committee Chair, 2011 Very Large Scale Integrated Circuits and Computer Aided Design Symposium, Taiwan.
14. Invited Session Organizer and Session Chair, 2010 International SoC Design Conference, Korea.
15. Technical Program Committee Member, 2004 IEEE Asia Pacific Conference on Circuits and Systems, Taiwan.
榮譽獎勵
1. 榮獲英國工程技術學會會士 (Fellow of IET), 2015/3.
2. 榮獲中華創新發明學會國際會士 ,2015.
3. 榮獲國際傑出發明家學術國光獎章,2015.
4. 榮獲「105學年度國立中興大學教學特優教師獎II」。
5. 榮獲「105學年度國立中興大學工學院傑出教學獎」。
6. 榮獲104年國立中興大學工學院傑出服務教師。
7. 指導學生盧昱志、黃志銘與李建汶,榮獲教育部顧問室「2014全國大學校院智慧電子系統設計競賽車用電子組」優等獎。
8. 指導學生盧昱志,榮獲「2013 ARM 設計競賽」佳作獎。
9. IEEE Senior Member, 2012.
10. 榮獲「102學年度國立中興大學教學特優教師獎II」。
11. 榮獲「102學年度國立中興大學工學院傑出教學獎」。
12. 榮獲「100學年度國立中興大學教學特優教師獎I」。
13. 榮獲「100學年度國立中興大學工學院傑出教學獎」。
14. 指導學生黃志銘與李建汶,榮獲教育部顧問室「100學年度全國大學校院智慧電子系統設計競賽核心技術組」佳作獎。
15. 2012年,獲得德國Hochschule Darmstadt/University of Applied Sciences大學邀請,至該校研究訪問並授課,教授 「SoC Design for 3D Video」。
16. 指導學生賴昱帆,榮獲「2010 International SOC Conference」國際會議「最佳論文獎」。
17. 指導學生劉晉硯,榮獲「99學年度國立中興大學工學院專題研究成果競賽」優等獎。
18. 指導學生張仲華與吳煥中,榮獲「99學年度國立中興大學工學院專題研究成果競賽」佳作獎。
19. 指導學生劉自清與王偲帆,榮獲教育部顧問室「2010積體電路設計競賽-研究所標準元件數位電路設計組」佳作獎。
20. 榮獲國研院國家晶片系統設計中心(CIC)「2010晶片製作成果發表會」-佳作設計獎。
21. 榮獲國研院國家晶片系統設計中心(CIC)「2009晶片製作成果發表會」-優良設計獎。
22. 2009年5月,獲得德國Hochschule Darmstadt/University of Applied Sciences大學邀請,至該校研究訪問並授課,教授 「SoC Design for Video Compression」。
23. 領導團隊,榮獲「2008國立中興大學創業大賽」-銀牌獎。
24. 指導學生康弘鈞與廖啟耀,榮獲教育部顧問室「2009積體電路設計競賽-研究所標準元件數位電路設計組」設計完成獎。
25. 指導學生賴昱帆、劉自清與王偲帆,榮獲教育部顧問室「2009嵌入式系統競賽」設計完成獎。
26. 指導學生陳聯霏,榮獲「2008 IEEE International Conference on Multimedia & Expo.」國際會議「最佳學生論文獎」。
27. 指導學生李昆憲與康弘鈞,榮獲教育部顧問室「2008嵌入式系統競賽」佳作獎,作品名稱:「A cost-effective architecture with unique kernel with multi-standard video applications」。
28. 指導學生方冠傑與廖啟耀,榮獲教育部顧問室「2008中區影像顯示科技專題實作競賽」佳作獎,作品名稱:「利用ARM Platform發展之可觸控式螢幕數位相框」。
29. 指導學生吳水旺,榮獲教育部顧問室「2007中區影像顯示科技專題實作競賽」佳作獎,作品名稱:「影像/視訊處理應用之系統設計與製作」。
30. 指導學生王文宏,榮獲教育部顧問室「2006中區影像顯示科技專題實作競賽」優等獎,作品名稱:「適用於視訊/影像處理中快速雛形即時硬體製作之開發平台設計」。
31. 2008年9月,榮獲晶片系統國家型計畫特頒獎狀,獎勵帶領「高科技專利取得與攻防課程發展及推廣計畫」團隊,執行NSOC專案計畫成果豐碩,貢獻斐然。
32. 2007年1月,榮獲行政院特頒給「三等服務獎章」,獎勵任職滿十年服務成績優良。
33. 2005年獲得教育部「種子教師國外培訓計畫」,至瑞士洛桑EPFL參加「系統晶片設計」短期課程。
34. 2003年獲得工學院優良導師表揚。
35. 獲選為Who’s Who in the World 2001年榮譽會員。
36. 斐陶斐榮譽會員(a member of the Phi Tau Phi Scholastic Honor Society)(1988年6月3日)
37. 獲得行政院國家科學委員會八十七學年度甲種研究獎勵費。
學術著作
● 期刊論文 
1.
C.-Y. Hsu, Y.-L. Lai, C.-C. Chen, Y.-T. Lee, K.-K. Tseng, Y.-K. Lai, C.-Y. Zheng, and H.-C. Jheng, “Time sequence image analysis of positron emission tomography using wavelet transformation,” Technology and Health Care, vol. s1, no. 24, pp. S393–S400, 01 2016. (SCI)
2.
Y.-L. Lai, C.-L. Chen, C.-H. Chang, C.-Y. Hsu, Y.-K. Lai, K.-K. Tseng, C.-C. Chen, and C.-Y. Zheng, “An intelligent health monitoring system using radio-frequency identification technology,” Technology and Health Care, vol. s1, no. 24, pp. S421–S431, 01 2016. (SCI)
3.
Y. K. Lai and Y. C. Chung,, “An efficient rasterization unit with ladder start tile traversal in 3D graphics systems,” accepted to be published in IEEE Trans. on Magnetics, vol. 7, no. 50, 07 2014. (EI、SCI)
4.
Y. K. Lai and Y. C. Chung, “3-D graphics processor unit with cost-effective rasterization using valid screen space region,” IEEE Trans. on Consumer Electronics, vol. 3, no. 59, pp. 705-713, 08 2013. (EI、SCI)
5.
Y. K. Lai, Y. F. Lai, and Y. C. Chen, “An effective hybrid depth-generation algorithm for 2D-to-3D conversion in 3D displays,” IEEE/OSA J. Display Technol., vol. 3, no. 9, pp. 154-161, 03 2013. (EI、SCI)
6.
Y. K. Lai and S. M. Lee, “Wide color-gamut improvement with skin protection using content-based analysis for display systems,” IEEE/OSA J. Display Technol., vol. 3, no. 9, pp. 146-153, 03 2013. (EI、SCI)
7.
Y. K. Lai, Y. F. Lai, and P. Y. Chen, “Content-Based LCD Backlight Power Reduction with Image Contrast Enhancement Using Histogram Analysis,” IEEE/OSA J. Display Technol, vol. 10, no. 7, pp. 550-555, 10 2011. (EI、SCI)
8.
Y. K. Lai and Y. F. Lai, “Quality enhancement for scalable view window in touchable display systems,” IEEE/OSA J. Display Technol, vol. 10, no. 7, pp. 537-543, 10 2011. (EI、SCI)
9.
Y. K. Lai, L. F. Chen, and W. C. Chiou, “A Memory Interleaving and Interlacing Architecture for Deblocking Filter in H.264/AVC,” IEEE Trans. on Consumer Electronics, 11 2010. (EI、SCI)
10.
Y. K. Lai, and Y. F. Lai, “A Reconfigurable IDCT Architecture for Universal Video Decoders,” IEEE Trans. on Consumer Electronics, vol. 3, no. 56, pp. 1872-1879, 08 2010. (EI、SCI)
11.
Y. K. Lai, L. F. Chen, and S. Y. Huang, “Parallel Motion Estimation Architecture Based on Fast Top-Winners Search Algorithm,” IEEE Trans. on Consumer Electronics, vol. 3, no. 56, pp. 1837-1842, 08 2010. (EI、SCI)
12.
Y. K. Lai, L. F. Chen, “A high-performance and memory-efficient VLSI architecture with parallel scanning method for 2-D lifting-based discrete wavelet transform,” IEEE Trans. on Consumer Electronics, vol. 2, no. 55, pp. 400-407, 05 2009. (EI、SCI)
13.
Y. K. Lai and L. F. Chen, “A defect-tolerant reconfigurable nanoarchitecture design for multimedia applications,” Colloids and Surfaces A: Physicochem. Eng. Aspects, no. 313-314, pp. 465-468, 02 2008. (EI、SCI)
14.
Y. K. Lai, Tian-En Hsieh, and L. F. Chen, “Scalable Motion Estimation Processor Core for Multimedia System-on-Chip Applications,” Japanese Journal of Applied Physics, vol. 4B, no. 46, pp. 2238-2243, 04 2007. (EI、SCI)
15.
Y. K. Lai, L. F. Chen, and C. W. Chiu, “A cost effective interconnection network for reconfigurable computing processor in digital signal processing,” IEICE Trans. on Electronics, vol. 11, no. e89-c, pp. 1674-1675, 11 2006. (EI、SCI)
16.
Y. K. Lai, L. F. Chen, and J. C. Chen, “A reconfigurable computing processor core for multimedia system-on-chip applications,” Japanese Journal of Applied Physics, vol. 4B, no. 45, pp. 3336-3342, 04 2006. (EI、SCI)
17.
Y. K. Lai and L. F. Chen, “High-throughput configurable motion estimation processor core for video applicaitons,” Japanese Journal of Applied Physics, vol. 4B, no. 45, pp. 3330-3335, 04 2006. (EI、SCI)
18.
Y. K. Lai, “A memory efficient motion estimator for three step search block-matching algorithm,” IEEE Trans. on Consumer Electronics, vol. 3, no. 47, pp. 644-651, 08 2001. (EI、SCI)
19.
Y. C. Liu, Y. K. Lai, T. H.Tsai, P. C. Wu, and L. G. Chen, “VLSI implementation of visual block pattern truncation coding,” IEEE Trans. on Consumer Electronics, vol. 3, no. 44, pp. 490-499, 08 1998. (EI、SCI)
20.
Y. K. Lai, Y. L. Lai, Y. C. Liu, P. C. Wu, and L. G. Chen, “VLSI implementation of the motion estimator with two-dimensional data-reuse,” IEEE Trans. on Consumer Electronics, vol. 3, no. 44, pp. 623-629, 08 1998. (EI、SCI)
21.
Y. K. Lai and L. G. Chen, “A data-interlacing architecture with two-dimensional data-reuse for full-search block-matching algorithm,” IEEE Trans. on Circuits and Systems for Video Technology, vol. 2, no. 8, 04 1998. (EI、SCI)
22.
P. C. Wu, L. G. Chen, and, Y. K. Lai , “A block shifting method for reduction of blocking effects in subband/wavelet image coding,” IEEE Trans. on Consumer Electronics, vol. 1, no. 44, pp. 170-177, 02 1998. (EI、SCI)
23.
Y. L. Lai, Y. K. Lai, C. Y. Chang, and E. Y. Chang, “A novel fabrication technology of T-shaped-gate using EGMEA and PMIPK resists and E-Beam lithography,” Microelectronic Engineering, no. 41/42, pp. 555-558, 01 1998. (EI、SCI)
24.
H. T. Chen, P. C. Wu, Y. K. Lai, and L. G. Chen, “A multimedia video conference system: using region base hybrid coding,” IEEE Trans. on Consumer Electronics, vol. 3, no. 42, pp. 781-786, 08 1996. (EI、SCI)
25.
Y. K. Lai, L. G. Chen, H. T. Chen, M. J. Chen, Y. P. Lee, and P. C. Wu, “A novel video signal processor with programmable data arrangement and efficient memory configuration,” IEEE Trans. on Consumer Electronics, vol. 3, no. 42, pp. 526-534, 08 1996. (EI、SCI)
● 研討會論文 
1.
Y.-F. Lai and Y.-K. Lai, “Design and Implementation of Reconfigurable IDCT Architecture for Multi-Standard Video Decoders,” Proc. of Int’l. SOC Conference (ISOCC)(Best Paper Award), 11 2010. Incheon, Korea,
2.
[2] L.-F. Chen, S.-Y. Huang, C.-Y. Liao, and Y.-K. Lai, “Hardware Efficient Coarse-to-Fine Fast Algorithm for H.264/AVC Variable Block Size Motion Estimation,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2009. Taipei, Taiwan, ROC,
3.
L.-F. Chen, S.-P. Yang, and Y.-K. Lai, “Model-based Early Termination Scheme for H.264/AVC Inter Prediction,” Proc. of IEEE Int’l. Conference on Acoustics, Speech, and Signal Processing (ICASSP), 04 2009. Taipei, Taiwan, ROC,
4.
L. F. Chen, K. H. Li, C. Y. Huang, and, Y. K. Lai, “Analysis and architecture design of multi-transform architecture for H.264/AVC intra frame coder,” Proc. of IEEE Int’l. Conference on Multimedia & Expo., 06 2008. Germany,
5.
Y. K. Lai, L. F. Chen, T. E. Hsieh, and S. Y. Huang, “Hybrid parallel motion estimation architecture based on fast pel-subsampling algorithm,” Proc. of IEEE Int’l. Conference on Multimedia & Expo. (Student Best Paper Award), 06 2008. Germany,
6.
Y. K. Lai, C. C. Chou, and Y. C. Chung, “A High-Speed 2-D Transform Architecture with Unique Kernel for Multi-Standard Video Applications,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2008. Seatle, USA,
7.
Y. K. Lai, C. C. Chou, and Y. C. Chung, “A Simple and Cost Effective Video Encoder with Memory-Reducing CAVLC,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2005.
8.
L. F. Chen, T. L. Huang and, Y. K. L, “Memory Analysis AND Architecture Enhancements for Low Cost and High Throughput Bit-Plane Coder in JPEG2000 Applications,” Proc. of IEEE Int’l. Conference on Acoustics, Speech, and Signal Processing, 03 2005.
9.
Y. K. Lai, L. F. Chen, and, T. L. Huang, “A High Throughput and Memory Efficient EBCOT Architecture for JPEG2000 in Digital Camera Applications ,” Proc. of IEEE Int’l. Conference on Consumer Electronics, 01 2005.
10.
Y. K. Lai, Adik Liu, and L. F. Chen, “Fast and High-Accuracy Design and Implementation for Home Electronic Weighing Scale Applications,” Proc. of IEEE Int’l. Conference on Consumer Electronics, 01 2005.
11.
L. F. Chen and Y. K. Lai, “VLSI architecture of the reconfigurable computing engine for digital signal processing applications,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2004.
12.
Y. K. Lai and L. C. Chang, “A novel memoryless AES cipher architecture for networking applications,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2004.
13.
Y. K. Lai and L. F. Chen, “A high data-reuse architecture with two-slice processing for full-search block-matching algorithm,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2003.
14.
Y. K. Lai and H. J. Hsu, “A cost-effective 2-D discrete cosine transform processor with reconfigurable datapath,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 05 2003.
15.
L. F. Chen, H. J. Hsu, and Y. K. Lai, “A flexible and memory efficient motion estimator with parameters with parameters for MPEG applications,” Proc. of IEEE Int’l. Symposium on Intelligent Signal Processing and Communication systems, 11 2002.
16.
Y. K. Lai and L. G. Chen, J. Y. Lai, and T. M. Parng, “VLSI Architecture Design and Implementation for Twofish Block Cipher,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 356 –359, 05 2002.
17.
Y. K. Lai and Y. C. Shu, “VLSI Architecture Design and Implementation for Blowfish Block Cipher with Secure Modes of Operation,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 57-60, 05 2001.
18.
H. H. Hsieh and Y. K. Lai, “A Novel Fast Motion Estimation Algorithm Using Fixed Subsampling Pattern and Multiple Local Winners Search,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 241 –244, 05 2001.
19.
Y. K. Lai, K. C. Chen, “A Novel VLSI Architecture for Lempel-Ziv-Based Data Compression,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 617 –620, 05 2000.
20.
Y. K. Lai and Y. C. Shu, “A novel VLSI architecture for a variable-length key, 64-bit blowfish block cipher,” Proc. of IEEE Int’l. Workshop on Signal Processing System Design and Implementation (SiPS), 1999.
21.
P. C. Wu, L. G. Chen, Y. C. Liu, and Y. K. Lai, “High Performance Architecture Design for Subband Synthesis Filter Banks,” in Proc. 1998 IEEE International Symposium on Consumer Electronics, pp. WAB1-05-WAB1-09, 10 1998. Taipei, Taiwan,
22.
Y. K. Lai, Y. L. Lai, Y. C. Liu, P. C. Wu, and L. G. Chen, “VLSI Implementation of the Motion Estimator with Two-Dimensional Data-Reuse,” Proc. of IEEE Int’l. Conference on Consumer Electronics, 06 1998.
23.
Y. K. Lai, G. S. Lin, C. W. Ku, and L. G. Chen, “A Novel VLSI Architecture of Motion Estimator for H.263 Video Coding,” Proc. of International Symposium on Multimedia Information Processing, 12 1997.
24.
Y. C. Liu, L. G. Chen, P. C. Wu, Y. K. Lai, T. H. Tsai, and Y. P. Lee, “A true color video signal processing system and its real-time chip implementation,” Proc. of IEEE Int. Conference on Consumer Electronics, 1997.
25.
P. C Wu, L. G. Chen, Y. C. Liu and Y. K. Lai , “Hardware efficient design of filter banks for video coding,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 1213-1216, 1997.
26.
T. H. Tsai, L. G. Chen, Y. C. Liu, Y. K. Lai and P. C Wu, “A novel MPEG-2 audio decoder with efficient data arrangement and memory configuration,” Proc. of IEEE Int’l. Conference on Consumer Electronics, 1997.
27.
Y. K. Lai, L. G. Chen, and M. C. Chiang, “A novel scalable architecture with memory interleaving organization for full search block-matching algorithm,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 1229-1232, 1997.
28.
Y. K. Lai, L. G. Chen, P. C Wu, and T. H. Tsai, “A flexible high-throughput VLSI architecture with 2-D data-reuse for full-search motion estimation,” Proc. of IEEE Int’l. Conference on Image Processing, 1997.
29.
Y. K. Lai, L. G. Chen, and Y. P. Lee, “A Flexible Data-Interlacing Architecture for Full-Search Block-Matching Algorithm,” Proc. of IEEE Int. Conference on Application-specific Systems, Architectures and Processors, 1997.
30.
Y. K. Lai, L. G. Chen, and M. C. Chiang, “An efficient array architecture with data-rings for 3-step hierarchical search block matching algorithm,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), 1997.
31.
Y. K. Lai and L. G. Chen, “A novel video signal processor with programmable data arrangement and efficient memory configuration,” Proc. of IEEE Int’l. Conference on Consumer Electronics, pp. 182-183, 1996.
32.
P. C. Wu, L. G. Chen, Y. K. Lai, and T. H. Tsai, “Design strategy for three-dimensional subband filter banks,” Proc. of IEEE Int’l. Conference on Image Processing, pp. 605 –608, 1996.
33.
P. C. Wu, L. G. Chen, Y. C. Liu, and Y. K. Lai, “Investigation of filtering permutation schemes in three-dimensional subband filter banks,” Proc. of IEEE Int’l. Workshop on Intelligent Signal Processing and Communication Systems, 1996.
34.
Y. K. Lai, L. G. Chen, and M. C. Chiang, “A novel video signal processor with reconfigurable pipelined architecture,” Proc. of IEEE Int’l. Symposium on Circuits and Systems (ISCAS), pp. 73-76, 1996.
● 技術報告/研究報告 
1.
賴永康, “105-2221-E-005-081,” 基於物聯網的智慧社區感知技術:安全監控與隱私感知:應用於智慧社區之即時環景監控立體視訊編解碼器, 01 2017.
2.
賴永康, “103-2220-E-005-008,” 用於個人安全、資訊安全、娛樂之低功耗智慧型穿戴式裝置系統:智慧型穿戴式裝置之超低功率立體視覺處理器設計, 10 2016.
3.
賴永康, “102-2220-E-005-004,” 智慧行車安全監控嵌入式系統設計:應用於汽車安全監控之感知3D視訊編解碼器, 04 2015.
● 專利 
1.
賴永康, “萬用矩陣乘法方法、電路及其應用,” 中華民國發明專利, 02 2014.
2.
賴永康, “高解析度高頻之影像處理晶片的驗證系統,” 中華民國發明專利:專利權號數號:發明第418816號, 12 2013.
3.
賴永康, “Architecture for performing two-dimensional discrete wavelet transform,” 美國發明專利: 專利號碼:6,587,589, 07 2003.
4.
賴永康, “適用於執行二維離散波元轉換之架構,” 中華民國發明專利:專利權號數號:發明第160548號,專利期限:91.08.01~109.02.02, 2002.
5.
賴永康, “Motion Estimator Employing a Three-Step Hierarchical Search Block Matching Algorithm ,” 美國發明專利, 專利號碼:6,160,850, 12 2000.
6.
賴永康, “Array Architecture with Data-Rings for 3-Step Hierarchical Search Block Matching Algorithm,” 美國發明專利, 專利號碼:6,118,901, 09 2000.
7.
賴永康, “應用三步驟階層式搜尋區塊比對法之移動估測器,” 中華民國發明專利:專利權號數號:發明第110352號。.
8.
賴永康, “針對三步驟階搜尋區塊比對演算法之資料環陣列架構,” 中華民國發明專利:專利權號數號:發明第102678號。.